MiguelDeAlmeida
3d7f65fce0
Add files via upload
7 years ago
MiguelDeAlmeida
e57b96aa32
Add files via upload
7 years ago
MiguelDeAlmeida
25363477d6
Delete Case study template Soc Development.doc
7 years ago
ThalesAV
1ac44805e3
Add files via upload
7 years ago
ThalesAV
1b2aa52b71
Delete Case Study HW COTS AEH_Process Description_1.2.1.doc
7 years ago
ThalesAV
8b2dcb6a73
Delete Case Study HW COTS AEH_Properties Mapping_1.1.0.doc
7 years ago
AP Porte
61ae698055
update during january 11th meeting
7 years ago
ThalesAV
1ee652880b
Delete Case Study HW COTS AEH.doc
7 years ago
ThalesAV
d224b4bd5b
Delete Case Study HW COTS AEH selection__process_1.1.doc
7 years ago
ThalesAV
b7513db80c
Add files via upload
7 years ago
fpothon
7f182ab2cb
Add files via upload
7 years ago
AP Porte
c14d7900a0
ressac meeting january 9th
7 years ago
Anthony Leonardo Gracio
cfd1c3007d
Update the Case study SPARK document
...
In particular define more precisely what are the SPARK global contracts
and specify which errors can be found (and how) during the different
phases of the project (software requirements development, etc.).
7 years ago
AP Porte
b1e1b28dcd
update of the software model process definition in preparation of the january meeting
7 years ago
fpothon
27701e9d4b
Add files via upload
7 years ago
fpothon
b3ba4d5e81
Add files via upload
7 years ago
AP Porte
d474d6ae5d
dec 14th commit
...
advanced in group on
- inputs/outputs of system processes, in the synthesis table; to move to the sections
- information in the software development processes
7 years ago
MiguelDeAlmeida
42bead4a42
Add files via upload
7 years ago
HerveDelseny
54edb3cc12
Another step after Dec17 workshop
...
Context part, scheme, and 1st activity have been reviewed and improved => next step consists in continuing description of the other activities in the same way.
7 years ago
AP Porte
c8d122e3e6
2017 dec 14th changes
...
move error classes and means from synthesis table defined in group on dec 13th into the sections;
remains to define inputs/outputs
7 years ago
AP Porte
cf06e94c76
dec 13th meeting
...
added a synthesis table for system definition to cover all activities and the error classes they introduce, to clarify
need to add in each chapter
- inputs/outputs of each activity
- details of each activity
- complete the error classes of each activity from the synthesis table
synthesis table to remove from document when activities descriptions are complete.
7 years ago
AP Porte
027f035513
december meeting 13/12
...
after exchange
7 years ago
fpothon
57747a4300
Add files via upload
7 years ago
fpothon
def6bfa151
Add files via upload
7 years ago
HerveDelseny
109b6e1f0a
Add files via upload
7 years ago
HerveDelseny
28533433f9
Add files via upload
7 years ago
AP Porte
ff1290968d
Add files via upload
...
add a summary of last discussion of nov 16th meeting
7 years ago
AP Porte
307a9f7634
process diagram changed
7 years ago
HerveDelseny
80dcc15d1e
Add files via upload
7 years ago
HerveDelseny
0c9150d646
Delete Case Study HW COTS AEH -16 Nov 2017.doc
7 years ago
AP Porte
25cbda2e6c
added SW integration process - to complete
7 years ago
HerveDelseny
552441ae70
Add files via upload
7 years ago
AP Porte
54f4ed0f91
results of N.C & E.L work + review in group
7 years ago
AP Porte
c8807a15c1
to rename it consistently
7 years ago
AP Porte
8b832596f5
result of work by NC & EL + review in group
7 years ago
AP Porte
892a2e5da3
update on 2017/11/15 afternoon
...
added software processes
7 years ago
AP Porte
a8849a15a3
Result of workshop 2017/11/15 morning
...
add schema
behavioral model
simulations
error classes
7 years ago
fpothon
5bc4b40806
Updated on 2017 November 14, day 1 Resac meeting
7 years ago
pfarail
998b9a7177
Adding template for use case form
7 years ago
SylvanDissoubray
70883242d4
Add files via upload
...
Working session APP/SD
7 years ago
CyrilleComar
b914e6c263
reorg
...
big reorganization agreed during 2017-10-26
7 years ago